AI Buyer Insights:

Wayfair, a Korber HighJump WMS customer just evaluated Manhattan WMS

Westpac NZ, an Infosys Finacle customer evaluated nCino Bank OS

Moog, an UKG AutoTime customer evaluated Workday Time and Attendance

Swedbank, a Temenos T24 customer evaluated Oracle Flexcube

Citigroup, a VestmarkONE customer evaluated BlackRock Aladdin Wealth

Michelin, an e2open customer evaluated Oracle Transportation Management

Cantor Fitzgerald, a Kyriba Treasury customer evaluated GTreasury

Wayfair, a Korber HighJump WMS customer just evaluated Manhattan WMS

Westpac NZ, an Infosys Finacle customer evaluated nCino Bank OS

Moog, an UKG AutoTime customer evaluated Workday Time and Attendance

Swedbank, a Temenos T24 customer evaluated Oracle Flexcube

Citigroup, a VestmarkONE customer evaluated BlackRock Aladdin Wealth

Michelin, an e2open customer evaluated Oracle Transportation Management

Cantor Fitzgerald, a Kyriba Treasury customer evaluated GTreasury

List of Synopsys Starrc Customers

Apply Filters For Customers

Logo Customer Industry Empl. Revenue Country Vendor Application Category When SI Insight
Altera Manufacturing 2666 $850M Malaysia Synopsys Synopsys Starrc Electromigration Simulation and Design 2012 n/a
In 2012, Altera deployed Synopsys Starrc to provide silicon accurate parasitic extraction for its 28 nm Stratix V FPGA designs in the United States. The implementation targeted Electromigration Simulation and Design use cases and was positioned to accelerate signoff and shorten time to market for high performance FPGA designs. Altera configured Synopsys Starrc for silicon accurate parasitic modeling and extraction workflows, focusing on signoff accurate extraction for the 28 nm node. Functional capabilities implemented included parasitic extraction tuned for advanced node interconnects and electromigration analysis consistent with high performance FPGA signoff requirements. Operational coverage centered on Stratix V physical design and signoff flows in the United States, with the solution validated in production at the 28 nm process node. The deployment was used directly in signoff release processes to provide production silicon correlation and to support final tapeout quality checks. Governance and rollout emphasized production validation and signoff accuracy, integrating Synopsys Starrc outputs into Altera engineering signoff workflows. The deployment achieved signoff accurate extraction for high performance FPGA designs and was validated in production for the 28 nm node, enabling the stated objective to accelerate signoff and time to market.
GlobalFoundries Manufacturing 14000 $6.8B United States Synopsys Synopsys Starrc Electromigration Simulation and Design 2018 n/a
In 2018, GLOBALFOUNDRIES deployed Synopsys Starrc to support Electromigration Simulation and Design workflows for advanced node qualification. The implementation targeted Eng Design Enablement and Test Chip Design teams in Malta New York and was applied across GF FINFET and FDSOI nodes including 45nm 22nm 14nm 12nm and 7nm, focusing on parasitic extraction and electromigration analysis for custom physical design and test-structure development. The Synopsys Starrc configuration was used to generate PEX models and perform electro-migration analysis alongside IR drop and current drive checks. Functional use cases documented in engineering records included extracted parasitics for Standard Cell ring oscillators ROFET blocks MRAM and RRAM array pcells Kelvin pad structures and RF amplifier pcells, where extracted data fed transistor level simulation and EM verification workflows. The deployment integrated Synopsys Starrc outputs with HSPICE and Spectre for circuit simulation Calibre for LVS and sign-off and EMX for electromagnetic analysis as part of the validation chain. Implementation details also show integration with SKILL based PCELL generation and automated placement and routing flows to produce PEX ready layouts and arrays of Kelvin DUTs used for silicon correlation during technology qualification. Governance emphasized PEX driven sign-off and correlation between extracted models and measured silicon, with StarRC PEX models used to validate resistance and EM behavior against Kelvin structure measurements. Engineering notes record specific validation outcomes including a two orders of magnitude leakage reduction on a 12nm low power ring oscillator when designs were verified using the Synopsys Starrc extraction and downstream simulation chain.
Semiconductor Manufacturing International (Shanghai) Corporation Manufacturing 6500 $657M China Synopsys Synopsys Starrc Electromigration Simulation and Design 2016 n/a
In 2016 Semiconductor Manufacturing International Shanghai Corporation standardized on Synopsys StarRC as its signoff parasitic extraction solution for the 28 nm process node. The deployment centered on Synopsys StarRC within SMIC process design kits to support signoff quality parasitic extraction and electromigration analysis, aligning the application to the Electromigration Simulation and Design category. SMIC integrated StarRC technology files into its PDKs, enabling silicon accurate RC extraction and parasitic netlist generation for both digital and custom design flows. Implementation emphasized signoff parasitic extraction capabilities, technology file management, and process corner aware extraction consistent with Electromigration Simulation and Design functional expectations. Operational coverage included PDK distribution to mutual customers in China and incorporation of StarRC into signoff flows for chip designers using SMIC 28 nm process technology. The integration focused on ensuring the extraction engine and technology files were embedded in PDK release artifacts used by design and signoff teams. Governance and rollout involved standardizing on a single parasitic extraction solution across signoff workflows and PDK releases, with PDK-level control of StarRC technology files to maintain consistency for customers. The standardization delivered silicon accurate extraction and improved extraction performance and productivity for digital and custom designs, as stated by SMIC and Synopsys.
Manufacturing 20000 $7.1B Taiwan Synopsys Synopsys Starrc Electromigration Simulation and Design 2012 n/a
Showing 1 to 4 of 4 entries

Buyer Intent: Companies Evaluating Synopsys Starrc

ARTW Buyer Intent uncovers actionable customer signals, identifying software buyers actively evaluating Synopsys Starrc. Gain ongoing access to real-time prospects and uncover hidden opportunities.

Discover Software Buyers actively Evaluating Enterprise Applications

Logo Company Industry Employees Revenue Country Evaluated
No data found
FAQ - APPS RUN THE WORLD Synopsys Starrc Coverage

Synopsys Starrc is a Electromigration Simulation and Design solution from Synopsys.

Companies worldwide use Synopsys Starrc, from small firms to large enterprises across 21+ industries.

Organizations such as United Microelectronics Corpora, GlobalFoundries, Altera and Semiconductor Manufacturing International (Shanghai) Corporation are recorded users of Synopsys Starrc for Electromigration Simulation and Design.

Companies using Synopsys Starrc are most concentrated in Manufacturing, with adoption spanning over 21 industries.

Companies using Synopsys Starrc are most concentrated in Taiwan, United States and Malaysia, with adoption tracked across 195 countries worldwide. This global distribution highlights the popularity of Synopsys Starrc across Americas, EMEA, and APAC.

Companies using Synopsys Starrc range from small businesses with 0-100 employees - 0%, to mid-sized firms with 101-1,000 employees - 0%, large organizations with 1,001-10,000 employees - 50%, and global enterprises with 10,000+ employees - 50%.

Customers of Synopsys Starrc include firms across all revenue levels — from $0-100M, to $101M-$1B, $1B-$10B, and $10B+ global corporations.

Contact APPS RUN THE WORLD to access the full verified Synopsys Starrc customer database with detailed Firmographics such as industry, geography, revenue, and employee breakdowns as well as key decision makers in charge of Electromigration Simulation and Design.